



# ELC4005: Selected Topics in Electronics I EECS331: Advanced Topics in Electronics I

Lecture 5
Low Noise Amplifiers

# LNA Figure of Merit



- LNA should have a low NF along with adequate gain to suppress the noise of the subsequent Rx stages
- LNA figure of merit, defined by the ITRS roadmap:

$$FOM_{LNA} = \frac{G \times IIP_3 \times f}{(F-1) \times P}$$

- Maximizing the FoM of the LNA implies simultaneously:
  - minimizing the noise factor
  - increasing the gain
  - maximizing linearity
  - minimizing power dissipation
  - reducing the input reflection coefficient

#### LOW-NOISE DESIGN PHILOSOPHY

## Discrete LNAs







**MMICs** 

- Traditional LNA design (before monolithic microwave integrated circuits MMICs):
  - Used <u>external</u> passive matching networks to transform Z<sub>s</sub> to Z<sub>OPT</sub> of a discrete transistor
  - <u>Discrete</u> transistor was biased at J<sub>OPT</sub> (minimum NF<sub>min</sub>)
  - In general, Re{ $Z_{OPT}$ } and Re{ $Z_{in}$ } of the transistor are not equal → suboptimal S<sub>11</sub> and gain for the LNA in order to minimize its noise factor
  - Measured S-parameters of the transistor at the J<sub>OPT</sub> & the noise circles were used for design
- Move to MMICs:
  - integrated matching circuits & more flexibility in transistor sizing & biasing
  - On-chip lossy passive matching components → New design methodology to reduce number/loss of passives <u>"Active matching"</u>

#### CS/CE with/without Cascode LNAs



- CS/CE topologies are the most widely used LNAs→ best NF & permit simultaneous noise and input impedance matching
- Cascode isolates output from input → extends BW & higher gain with low NF penalty
- Avoid active loads → increase noise & degrade linearity
- Fix transistor finger width W<sub>f</sub> to get the desired R<sub>g</sub>/F<sub>MAX</sub>
- Sweep J<sub>DS</sub> by changing the I<sub>DS</sub> (or number of fingers N, W=NxW<sub>f</sub>)
- Bias the transistors at the J<sub>OPT</sub> of the topology → lowest NF<sub>MIN</sub>

# **CS LNAs: Active Noise Matching**

$$g_{m} = \sqrt{2\mu C_{OX} \frac{W}{L}} I_{DS} = W \sqrt{2\mu C_{OX} \frac{J_{OPT}}{L}}$$

$$Z_{SOPT}(\text{FET}) \approx \frac{1}{\omega(C_{gs} + C_{gd})} \left[ \sqrt{\frac{g_{m}(R_{s} + R_{g})}{k_{1}}} + j \right]$$

$$To \ \text{minimize the number of components/simplify}$$

$$\text{matching circuit} \rightarrow \text{Active matching}$$

- Re{Z<sub>SOPT</sub>} decreases as the total transistor W increases
- Calculate the total width W or (N) for optimum noise impedance, i.e. re{Z<sub>SOPT</sub>}=Zo
- Noise matching now only requires a single series reactive component

   ⇒ significant simplification to matching circuit

## CS LNAs: Input Matching by Degeneration

- Adding a lossless degeneration inductor L<sub>S</sub> forms a series—series feedback network
  - Doesn't change the re{Z<sub>SOPT</sub>}
  - NF<sub>min</sub> remains the same
  - Increases  $re\{Z_{in}\}$  according to the following:

$$Z_{IN} \approx R_b + r_E + \omega_T L_E + j \left( \omega L_E + \omega L_B - \frac{1}{\omega C_{IN}} \right)$$

$$\Re\{Z_{IN,MOS}\} = R_g + r_s + R_{LB} + R_{LE} + \omega_{T,MOS} L_E$$

$$L_S = \frac{Z_0 - R_g - R_s}{2\pi f_T}$$

$$C_{IN} = C_{gseff} + C_{gd}$$

$$C_{IN} = \frac{g_{meff}}{\omega_T}$$



- Re{Z<sub>in</sub>} is freq. independent, proper choice of L<sub>S</sub> can set Re{Z<sub>in</sub>}=Z<sub>o</sub>
- Only a single series reactive component is necessary to achieve input match → simplify input matching/reduce its losses

(b)

## Unilateral Transistor equivalent circuit



- Simplified, unilateral, transistor equivalent circuit based on frequency-dependent current source neglects feedback from output to input due to  $C_{\alpha d}$
- Model neglects Miller effect

## Tuned CS LNA Gain



Using the unilateral transistor equivalent circuit model

$$v_{\mathit{in}} = i_{\mathit{in}} \left( j\omega L_G + R_g + R_s + rac{\omega_{\mathit{Teff}}}{j\omega g_{\mathit{meff}}} + j\omega L_S 
ight) + j\omega L_S rac{\omega_{\mathit{Teff}}}{j\omega} i_{\mathit{in}} \qquad i_{\mathit{sc}} = rac{-f_{\mathit{Teff}}}{\mathit{jf}} i_{\mathit{in}} = j rac{f_{\mathit{Teff}}}{\mathit{f}} i_{\mathit{in}}$$

$$Z_{in} = R_g + R_s + \omega_{Teff}L_S + j\left[\omega(L_G + L_S) - \frac{\omega_{Teff}}{\omega g_{meff}}\right].$$
  $C_{IN} = \frac{g_{meff}}{\omega_{Teff}}$  and  $R_{IN} = R_s + R_g + \omega_{Teff} \times L_S$ 

## CS LNAs: Input Matching by Degeneration

- Adding a lossless degeneration inductor L<sub>S</sub> forms a series—series feedback network
  - Doesn't change the re{Z<sub>SOPT</sub>}
  - NF<sub>min</sub> remains the same
  - Increases  $re\{Z_{in}\}$  according to the following:

$$Z_{IN} pprox R_b + r_E + \omega_T L_E + j \left( \omega L_E + \omega L_B - rac{1}{\omega C_{IN}} 
ight) \qquad C_{IN} = rac{g_{meff}}{\omega_T} \qquad extstylength{
u_N = rac{g_{meff}}{\omega_T}} \qquad extstylength{
u_N = rac{L_B}{\omega_T}}$$
  $\mathcal{R}\{Z_{IN,MOS}\} = R_g + r_s + R_{LB} + R_{LE} + \omega_{T,MOS} L_E \qquad C_{IN} = C_{gseff} + C_{gd}$   $L_S = rac{Z_0 - R_g - R_s}{2\pi f_T}$ 

- Input of the LNA behaves as a series resonant RLC circuit
- Re{Z<sub>in</sub>} is freq. independent, proper choice of L<sub>S</sub> can set Re{Z<sub>in</sub>}=Z<sub>o</sub>
- Only a single series reactive component is necessary to achieve input match → simplify input matching/reduce its losses

(b)

#### CS LNAs: Reactive Input/Noise Matching

$$Z_{IN} \approx R_b + r_E + \omega_T L_E + j \left( \omega L_E + \omega L_B - \frac{1}{\omega C_{IN}} \right)$$

 The input series inductor L<sub>G</sub> is added to tune out the im{Z<sub>in</sub>} to zero at the LNA operating frequency:

$$L_G \approx \frac{\omega_T}{\omega^2 g_{meff}} - L_S$$



- For both FETs and HBTs, the imaginary part of the optimum noise impedance im{Z<sub>SOPT</sub>} and imaginary part of the input impedance im{Z<sub>in</sub>} are roughly equal
- L<sub>G</sub> also cancels out X<sub>SOPT</sub> → Simultaneous gain and noise match

# Output matching to maximize gain



- LNA output impedance is usually capacitive with real part>Z<sub>o</sub>
- The simplest matching network can be realized with an L-section
- A shunt inductor, L connected to VDD, followed by a series capacitor towards the load

# Tuned CS LNA Gain (Cont'd)

$$V_{out} = \frac{I_{sc} \times R_{P}}{2} = j \frac{f_{Teff} \times R_{P}}{2f} i_{in}$$

$$I_{load} = \frac{I_{sc}}{2} = j \frac{f_{Teff}}{2f} i_{in}$$

$$P_{load} = V_{out} \times I_{load}^{*} = \frac{f_{Teff}^{2} \times R_{P}}{4f^{2}} |i_{in}|^{2}$$

$$P_{in} = v_{in} \times i_{in}^{*} = i_{in} \times R_{IN} \times i_{in}^{*} = R_{IN} |i_{in}|^{2}.$$

$$i_{sc} = \frac{-f_{Teff}}{jf} i_{in} = j \frac{f_{Teff}}{f} i_{in} = j \frac{f_{Teff}}{f} i_{in}$$

$$V_{out} = j \frac{f_{Teff}}{f} i_{in} = j \frac{f_{Teff}}{f} i_{in} = j \frac{f_{Teff}}{f} i_{in}$$

$$V_{out} = j \frac{g_{meff}}{f} i_{in} = j \frac{g_{meff}}{g} i_{in} = j \frac{g_{mef$$

- Only half of the short-circuit current ends up in the matched load, with the other half flowing through the R<sub>P</sub>
- The power gain in a matched load R<sub>P</sub> can be expressed:

$$G = \frac{P_{load}}{P_{in}} = \frac{f_{Teff}^2}{4f^2} \times \frac{R_P}{R_{IN}}$$
  $R_{IN} = Z_o$  for input matching

 To maximize the LNA gain the parallel tank resistance R<sub>P</sub> must be increased, i.e. designing for a high-Q load inductor L<sub>D</sub> (narrowband)

$$R_P = Q\omega_0 L_C$$

# **CS/CE LNA Linearity**

- Linearity is determined by the VGS non-linearity at large input voltages
- Series-Series feedback via L<sub>S</sub> improves the LNA linearity by reducing the swing on VGS
- The linearity is proportional to the feedback provided by the L<sub>s</sub>:

$$1 + j\omega L_S g_{meff}$$

- To maximize linearity, the LNA transistor must be biased at high current density, (large g<sub>m</sub>) & use a large L<sub>S</sub>
- To increase LNA linearity:
  - Increase the bias current by making transistors larger while still biasing them at J<sub>OPT</sub>
  - $-R_{SOPT} < Z_o \rightarrow Noise impedance mismatch$
  - − R<sub>n</sub> is reduced → noise impedance mismatch does not lead to significant degradation from NF<sub>MIN</sub>

$$F = F_{MIN} + \frac{R_n}{G_s} |Y_s - Y_{sopt}|^2$$

#### BW Extension for Cascode CS LNAs

- Cascode LNA allows increasing the LNA gain with slight hit in NF
- Cascode noise circulates in device
- Placing a shunt inductor L<sub>M1</sub> to an AC ground → resonates the parasitic capacitances:

$$C_{gd1} + C_{db1} + C_{sb2} + C_{gs2}$$





- Series inductor L<sub>M1</sub> forms an artificial transmission line
- This absorbs the effect of the parasitic capacitance
- L<sub>M1</sub> also improves the noise figure of the cascode stage at mmwaves (CG noise sources degenerated by higher impedance)

## BW Extension for Cascode CS LNAs

 The characteristic impedance of this TL can be expressed as:

$$Z_{01} = \sqrt{\frac{L_{M1}}{C_{gs2} + C_{sb2}}}$$

 The inductance L<sub>M1</sub> is set to match the TL characteristic impedance to the impedance seen at the source of the CG:

$$Z_{01} = Z_{M2, in} = \frac{1}{g_{m2}} + \frac{\zeta_{\omega} L_{D1} Q}{2(1 + g_{m2} r_{o2})}$$



- Satisfying this condition guarantees maximizing the cascode gain by avoiding interstage mismatches
- The 1/2 factor is due to the extra loading with a matched Z<sub>L</sub> to that of the inductor L<sub>D1</sub> at resonance

#### POWER-CONSTRAINED CMOS LNAs

- Drawback of CS LNA is the need for large device sizes (& I<sub>DS</sub>) at frequencies below 20GHz → higher power consumption
- Capacitor C<sub>1</sub> allows reducing R<sub>SOPT</sub> until it reaches
   Z<sub>0</sub> without increasing the LNA current

$$Z_{SOPT}(\text{FET}) \approx \frac{1}{\omega(C_{gs} + C_{gd})} \left[ \sqrt{\frac{g_m(R_s + R_g)}{k_1}} + j \right]$$

$$\omega_T = \frac{g_m}{C_{gs} + 2C_{gd}}$$

$$f_T' \rightarrow \frac{f_T}{1 + \frac{C_1}{C_{gs} + 2C_{gd}}}$$

$$L_S = \frac{Z_0 - R_g - R_s}{2\pi f_T}$$

$$L_S' \rightarrow L_S \left( 1 + \frac{C_1}{C_{gs} + 2C_{gd}} \right)$$



- Drawbacks:
  - $f_T$  of artificial transistor drops by  $1+C_1/(C_{gs}+2C_{gd})$
  - Degeneration inductor increases by the same factor
  - LNA gain & NF<sub>MIN</sub> will also degrade

#### LOW-VOLTAGE LNA TOPOLOGIES



- In advanced CMOS nodes, supply voltages are reduced → can't stack FETs without reducing V<sub>DS</sub> (degraded f<sub>T</sub> and f<sub>MAX</sub>)
- Could employ a multi-stage CS LNA → degraded isolation
- AC-coupled cascode CS stages:
  - reduce the number of transistors in the vertical stack
  - robustness to process & supply variation
  - cost is doubling the bias current

## Common Gate CG LNAs

- CG LNA are suitable for:
  - lower power LNAs
  - Wide bandwidth LNA down to DC
- Provides higher NF & lower linearity compared to CS/cascode LNAs
- The re $\{Z_{in}\}$  is set by  $I_{DS}$  (or  $g_m$ ) of the transistor:

$$\Re\{Z_{IN,CG}\} = \frac{1}{g_{m,MOS}} + \frac{R_P}{1 + \frac{g_{m,MOS}}{g_o}}$$

- Conductance g<sub>o</sub> degrades the isolation input to output
- re{Z<sub>in</sub>} is a function of the bias and the load resistance (R<sub>P</sub>)
- Input capacitance (C<sub>gs</sub>) is canceled by the shunt inductor L<sub>E</sub>
- To increase CG linearity higher current is required → trade-off between linearity and match
- CG LNA can't be independently noise & impedance matched (no independent parameters are available)



## DIFFERENTIAL LNA DESIGNS

$$Z_{soptdiff} = 2Z_{sopt}(half\_ckt)$$
  
 $Z_{INdiff} = 2\omega_T L_{S1}$ 

Common mode inductor added to improve high frequency CMRR



- The differential-mode Z<sub>SOPT</sub> is 2x the differential-mode half circuit
- $L_{S1}$  is the degeneration inductance per side and  $\omega_T$  is the cutoff frequency of the differential-mode half circuit
- RF amplifiers typically don't use current sources for biasing due to their low CMRR at high frequency

#### LOW-NOISE BIAS NETWORKS FOR LNAs



- Bias network must not degrade the NF, high resistance value for  $R_b \sim 1-5K\Omega$  ( $R_b$  noise current 4kT/R input referred)
- Capacitors, are placed at the cascode base
  - Provides low impedance for gain improvement (gain vs. linearity trade-off)
  - Cascode base capacitor self-resonance frequency > the highest frequency of interest to avoid oscillation
- Decoupling caps are placed at V<sub>B</sub> (&V<sub>DD</sub>) to provide a low impedance in the bandwidth of interest → helps filter noise of bias circuit & supply

#### LOW-NOISE BIAS NETWORKS FOR LNAs



- The series bias resistor can be replaced by an inductor→ part of the LNA matching network
- Emitter degeneration resistors can be used to stabilize the bias across PVT
  - Bias degeneration resistor is bypasses to eliminate its impact on LNA gain & noise

#### Design Example: CE Optimum Current Density



#### Design Example: CE Optimum Current Density

 $J_{c \text{ opt}} = I_{c} / \text{Device Size} = \frac{1 \text{mA}}{(4*0.2*5.46)} = 0.23 \text{mA/um}^{2}$ 

Optimum number of devices in parallel =4





Then, Nfx will equal 8 for  $2mA (I_F=nfx/4 mA)$ 



 $Z_{SOPT} = 187.9 + j157.89$  -> far from being 50 Ohm matched

## Scale the Current for $Re\{Z_{SOPT}\}=50$ Ohms



## Scale the Current to get $re\{Z_{SOPT}\}=50$ Ohms

 $NF_{min}$  doen't change since current density is fixed at  $J_{c\_opt}$ 





- We swept nfx to get re $\{Z_{opt}\}$ =50 Ohms
- However, conj (Z<sub>in</sub>)=5.87+j28 Ohms
- The device is large and hence its input impedance is small
- increase re{Z<sub>in</sub>} without deteriorating the noise match → inductor degeneration

# Inductor Degeneration L<sub>E</sub>

Sweep  $L_E$  to match  $re\{Z_{in}\}$  to  $Z_o$ 



# Inductor Degeneration L<sub>E</sub>

NF<sub>min</sub> doen't change since series-series

feedback using L<sub>E</sub> doesn't affect it







- re{Z<sub>in</sub>\*} is 50 Ohms at Le=0.4nH
- re{Z<sub>SOPT</sub>} doesn't change much from 50 Ohms
- There is a <u>small</u> difference between im{Z<sub>SOPT</sub>} and im{Z<sub>in</sub>\*}
- Both Z<sub>SOPT</sub> and Z<sub>in</sub>\* require a series inductor

# Series input Inductor L<sub>B</sub>



# Series input Inductor L<sub>B</sub>

- L<sub>B</sub>=1nH for optimum noise, L<sub>B</sub>=0.8nH for best gain match
- We can set Ls=0.9nH

After noise match was done NF=NF<sub>min</sub>



## What's the total performance up till now?



# Output Match: Shunt L



 Size the shunt inductor to get the real part to Z<sub>o</sub>



# Output Match: Series C



 Size the series capacitor to resonate the imaginary part





# **Output Matching**



# Initial LNA Response

The output is matched but the input has been affected. Why? Is the output really decoupled from the input?



## Before and After the O/P match

#### Before output match



# Optimize the design



- After reaching the preliminary design ADS optimizer can be used to tweak the passive components & device current/size to improve the LNA results
- Goals can be set on NF, S<sub>11</sub>, S<sub>22</sub>, & S<sub>21</sub>

# Before and after optimization



## Design Steps for Cascoded CS with L<sub>M1</sub>

- Set the bias to the optimum NF<sub>MIN</sub> current density (J<sub>OPT</sub>)
- 2. Choose the optimal  $W_f$  to minimize  $NF_{MIN}$
- 3. Find the best  $L_{\rm M}$  value for the cascode biased at  $J_{\rm OPT}$  by plotting the  $f_{\rm T}$  of the cascode versus  $L_{\rm M}$
- 4. With all devices biased at  $J_{OPT}$ , scale the number of fingers (N), and  $L_M$  to match  $R_{SOPT}$  to  $Z_o$
- 5. Find  $L_S$  to match re $\{Z_{in}\}$
- 6. Add  $L_G$  to tune out  $Im\{Z_{IN}\}$  and  $Im\{Z_{SOPT}\}$
- 7. Add output matching network to maximize gain

